# CS & IT ENGINE

Computer Organization & Architecture

1500 Series





# **Recap of Previous Lecture**







Topic

**Expand Opcode Techniue** 

Topic

**ALU Data Path** 

Topic

Micro Operation & Micro Program

Topic

**Control Unit** 



# **Topics to be Covered**









Topic

**Pipeline** 

Topic

**Pipeline Hazards** 



#Q. An \$\iiint\_{\text{-stages}}\$-stages perfectly balanced instruction pipeline has cycle-time overhead. If 40% of the instruction in 4 pipeline stall cycles, the speedup achieved with respect to non-piped execution when an application is executing on this 7-stage pipeline is \_\_\_\_\_

B.T.F=40.1.

# stalls = 4

= 1.6

= 
$$\frac{7}{2.6} = 2.692$$
 Ang



Consider the pipeline processor have instruction fetch, instruction decode, execute, memory and write back have the latencies 300ps, 180ps, 170ps, 200ps and 140ps respectively & Each pipeline have registers between the stages having delay of 20ps. For the enhancement purpose the largest pipeline stages are split into 2 equal delays. The new cycle time value is x (in pico sec.) & the latency of a instruction in a new pipeline is y (in pico sec). The value of x + y is y = y = y (in pico sec.).





OLD Design 5 stage

(300) 180 170 200 140.

New Design

(6 Stages)

150 180 170 200 140. 150

Bubber Deley = 20

trew = (200 + 20) = 220 ngec.

X = 220

Laterry of one Instr = 6x220



Consider a 4 stage pipeline with IF, ID and WB stages taking 1 clock cycle each. The EX stage takes 2 clock cycle for any arithmetic operation and 4 clock cycle for store operation. Operand forwarding from the Ex to ID stage is used for the below set of instruction sequence.

1 ADD, 
$$R_2 \leftarrow R_0$$
,  $R_1$ ,  $R_2 \leftarrow R_0 + R_1$ , MUL,  $R_4 \leftarrow R_2$ ,  $R_3$ ,  $R_4 \leftarrow R_2 \times R_3$  SUB,  $R_5 \leftarrow R_2$ ,  $R_4$ ,  $R_5 \leftarrow R_2 - R_4$ 

STORE  $R_5$ , x, store the content of M [X] to register  $R_5$  The number of clock cycles required to complete the sequence of instruction is?

Aw(13).



| MB |   |              |    |               | $oldsymbol{\mathbb{T}}$ |                       | L                 |    | <b>1</b> 3 |    |    |    | T   |    |    |    |    |    |
|----|---|--------------|----|---------------|-------------------------|-----------------------|-------------------|----|------------|----|----|----|-----|----|----|----|----|----|
| EX |   |              | I  | $\Gamma_{ij}$ | L                       | Tay                   | $\mathcal{I}_{3}$ | T3 | F          | Ty | Ty | T. |     |    |    |    |    |    |
| D  |   | 1,           |    | T             |                         | $\mathcal{I}_{1}^{3}$ |                   | Ty |            |    |    |    |     |    |    |    |    |    |
| F  | H | $\Gamma_{2}$ | T3 | T             |                         |                       |                   |    |            |    |    |    |     |    |    |    |    |    |
| L  | 1 | 2            | 3  | 4             | 2                       | 6                     | 7                 | 8  | 9          | 10 | 11 | 12 | (3) | 14 | 12 | 16 | 17 | 18 |



Consider a 5-stage pipeline processor. The number of cycles needed by four instructions  $I_1$ ,  $I_2$ ,  $I_3$ ,  $I_4$  in stage  $S_1$ ,  $S_2$ ,  $S_3$ ,  $S_4$  and  $S_5$  is shown below:

|                | $S_1$ | $S_2$ | $S_3$ | $S_4$ | S <sub>5</sub> |
|----------------|-------|-------|-------|-------|----------------|
| $I_1$          | 2     | 2     | 1     | 2     | 3              |
| $I_2$          | 1     | 1     | 2     | 1     | 2              |
| $I_3$          | 1     | 3     | 1     | 1     | 1              |
| I <sub>4</sub> | 1     | 1     | 1     | 1     | 1              |

What is the number of cycles needed to execute instruction i=1 completely for first iteration, for the below loop?

```
for(i = 1 to 2)

{

I_1;

I_2;

I_3;

I_4;
```





Pw

# Assume Data is stored in Bulber.





| SIT |    |                   |                |                 |   |                    |       | 71             | 11 | $\mathcal{I}_{i}$ | Tz | <b>L</b> 2 | Iz | Ty |    |    |    |    |    |    |    |    |
|-----|----|-------------------|----------------|-----------------|---|--------------------|-------|----------------|----|-------------------|----|------------|----|----|----|----|----|----|----|----|----|----|
| Sy  |    |                   |                |                 |   | $\mathfrak{T}_{i}$ | $T_1$ | T <sub>2</sub> |    | $\mathcal{I}_3$   | Tu |            |    |    |    |    |    |    |    |    |    |    |
| Sa  |    |                   |                |                 | 1 | Tz                 | 12    |                | T3 | Ty                | 1  |            |    |    |    |    |    |    |    |    |    |    |
| Sz  |    |                   | $\mathbf{T}_1$ | $\mathcal{I}_1$ | L | B                  | Iz    | I3             | F  |                   |    |            |    |    |    |    |    |    |    |    |    |    |
| SI  | Ti | $\mathcal{I}_{l}$ | T2             | F3              | H |                    |       |                |    |                   |    |            |    |    |    |    |    |    |    |    |    |    |
|     | 1  | 2                 | 3              | 4               | 7 | 6                  | 7     | 8              | 9  | 10                | 11 | 12         | 13 | 14 | 15 | 16 | 17 | 13 | 19 | 20 | 21 | 22 |

# [MCQ]



Consider a hypothetical processor with peline stages (IF, ID, EX, MEM, WB) perfectly balanced & clock cycle time 11 nsec. With the following branch frequencies:

Jump and calls 25%

Conditional branches 30%

Taken conditional branch - 60%

#Stalls | Distr = -25x4+ .30x.60x5

=(1.9)

Un-conditional & conditional branches are resolved at the end of fifth and sixth stage respectively processor always executes the branch successor regradless of target and flushes the pipeline if branch is taken. What is the throughput (in million instructions per second) of the system?

A

34.4

В

31.3



29.2

D

None of these



Unconditional = 8.P=5-1=4Conditional = 6-1=5Any That =  $(1+ \#Stalle|Treth) \times Cycle time$  $\Rightarrow (1+1.9) \times (1) \Rightarrow 2.9 \times (1) \times (1) = 2.9 \times (1) \times (1) \times (1) = 2.9 \times (1) \times (1$ 

Throughput =  $\frac{1}{31.9 \times 10^9}$  =  $\frac{1}{31.9 \times 10^9}$  =  $\frac{1000 \times 10^6}{31.9 \times 10^9}$  =  $\frac{1}{31.3 \times 10^9}$ 

# NAT





Consider two processors  $P_1$  and  $P_2$  executing the same instructions set. Assume that under identical conditions, for the same input, a program running on  $P_2$  takes 25% less time but incurs 20% more CPI (clock cycles per instruction) as compared to the program running on  $P_1$ . If the clock frequency of  $P_1$  is  $1 \text{ GH}_Z$ , then the clock frequency of  $P_2$  (in  $\text{GH}_Z$ ) is

## NAT



Consider a non-pipelined processor with a clock rate of 4 gigahertz and average cycles per instruction of six. The same processor is upgraded to a pipelined processor with five stages; but due to the internal pipeline delay, the clock speed is reduced to 2.5 gigahertz. Assume that there are no stalls in the pipeline. The speed up achieved in this pipelined processor is (2.75)

# Non Pibeline Processor

1 I min takes = 6 cycle.

# In Nontibeline

Pibeline Processor

Cycle time = 1 = 0.4 ngec. ETPIPE = 0.4me

# MCQ



Delayed branching can help in the handling of control hazards.

The following code is to run on a pipelined processor with one branch delay slot:

I1: ADD R2  $\leftarrow$  R7 + R8

I2: SUB R4  $\leftarrow$  R5 - R6x

I3: ADD R1 ← R2 + R3

I4: STORE Memory [R4] ← R1

BRANCH to Label if /R1 = 0

Which of the instruction I1, I2, I3 or I4 can legitimately occupy the delay slot without any other program modification?

A) I1

B 12

C) 13







R2 CR7+R8. (Resput) of Ly Used in I3 (I) as obstrand Usignin I3

DIY M(RY) ER,
M(RY) ER,



#### Assume a processor that has 5-segment in order-pipelining

|   | Instruction                                                           | Meaning of instruction                  |
|---|-----------------------------------------------------------------------|-----------------------------------------|
| X | I <sub>0</sub> :(X:)LOAD R <sub>2</sub> , 8(R <sub>3</sub> )          | $//R_2 \leftarrow MEM [8 + R_3]$        |
|   | 1: ADD R <sub>4</sub> , R <sub>2</sub> , R <sub>9</sub>               | $//R_4 \leftarrow R_2 + R_9$            |
| X | I <sub>2</sub> : SUB R <sub>3</sub> , R <sub>2</sub> , R <sub>5</sub> | $//R_3 \leftarrow R_2 - R_5$            |
|   | 1 <sub>3</sub> : STORE R <sub>8</sub> , 12(R <sub>3</sub> )           | $//MEM[12 + (R_3)] = (R_8)$             |
| X | I <sub>4</sub> : ADD R <sub>7</sub> , R <sub>3</sub> , R <sub>6</sub> | $//R_7 \leftarrow R_3 + R_6$            |
|   | I <sub>5</sub> : BEQ R <sub>7</sub> , R <sub>8</sub> , X              | $//If R_7 == R_8$ then jump to $X^{-1}$ |

Which instruction(s) in the above assembly sequence would you place in the delay slot? Assume that the number of available delay slots is 2?



#Q. A pipelined processor uses a 5 stage instruction pipeline with the following stages: instruction fetch (IF) instruction decode & Operand Fetch (ID), Execute(EX), Memory Access(MA) and write back (WB).

Consider the following sequence of instruction:

| Instruction                                                           | Meaning of instruction              |
|-----------------------------------------------------------------------|-------------------------------------|
| I <sub>1</sub> : ADD R <sub>0</sub> , R <sub>1</sub> , R <sub>2</sub> | $/(R_0) \leftarrow R_1 + R_2$       |
| $I_2$ .LOAD $R_3$ 100( $R_0$ )                                        | $//R_3 \leftarrow (MEM)[100 + R_0]$ |
| I <sub>3</sub> :ADDI R <sub>4</sub> , R <sub>3</sub> , 20             | $/(R_4) \leftarrow R_3 + 20$        |
| I <sub>4</sub> :ADD R <sub>3</sub> , R <sub>2</sub> , R <sub>1</sub>  | $//R_3 \leftarrow R_2 + R_1$        |
| I <sub>5</sub> :STORE R <sub>3</sub> 100(R <sub>0</sub> )             | $//MEM [100 + R_0] \leftarrow R_3$  |
|                                                                       |                                     |

The number of Clock cycle Required in the sequence of instructions Operand forwarding 10 (19)

Using

I2: LOAD => M1 Stage.

| WB  |   |                   |                |       | T,                       | <b>T</b> <sub>2</sub> |    | $T_3$ | Ty | T5   |    |    |    |    |    |    |    |    |    |    |    |    |
|-----|---|-------------------|----------------|-------|--------------------------|-----------------------|----|-------|----|------|----|----|----|----|----|----|----|----|----|----|----|----|
| MA  |   |                   |                | T     | $\widehat{\mathbb{T}_2}$ |                       | T3 | Ty    | R  |      |    |    |    |    |    |    |    |    |    |    |    |    |
| EX  |   |                   | I              | $T_2$ |                          | L3                    | 14 | Ts    |    |      |    |    |    |    |    |    |    |    |    |    |    |    |
| ID  |   | $\mathcal{I}_{1}$ | I <sub>2</sub> |       | $\mathbf{I}_3$           | T                     | F  | ,     |    |      |    |    |    |    |    |    |    |    |    |    |    |    |
| IF! | T | $T_2$             | $\mathbf{I}_3$ |       | T                        |                       |    |       |    |      |    |    |    |    |    |    |    |    |    |    |    |    |
|     | 1 | 2                 | 3              | 4     | ~                        | 6                     | 7  | 8     | 9  | (10) | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 13 | 19 | 20 | 21 | 22 |





Now Change in Question 2 Change in Stage working without operand forwarding.



#Q. A pipelined processor uses a 5 stage instruction pipeline with the following stages: instruction fetch (IF) instruction decode (II), Operand Fetch (OF) Perform operation (Pv) 4 Menny Access and write back (WB).

Consider the following sequence of instruction:

|           | Instruction                                                           | Meaning of instruction                         |
|-----------|-----------------------------------------------------------------------|------------------------------------------------|
|           | I <sub>1</sub> : ADD R <sub>0</sub> , R <sub>1</sub> , R <sub>2</sub> | $/(R_0) \leftarrow R_1 + R_2$                  |
|           | I <sub>2</sub> :LOAD R <sub>3</sub> 100(R <sub>0</sub> )              | $(R_3) \leftarrow \underline{MEM} [100 + R_0]$ |
|           | I <sub>3</sub> :ADDI R <sub>4</sub> , R <sub>3</sub> , 20             | $//R_4 \leftarrow R_3 + 20$                    |
| Not Depen | $I_4$ :ADDI $R_4$ , $R_3$ , $Z_0$ $I_4$ :ADD $R_3$ , $R_2$ , $R_1$    | $/(/R_3) \leftarrow R_2 + R_1$                 |
|           | I <sub>5</sub> :STORE R <sub>3</sub> 100(R <sub>0</sub> )             | $//MEM [100 + R_0] - R_3$                      |
|           |                                                                       |                                                |

The number of Clock cycle Required in the sequence of instructions Operand forwarding \_\_\_\_.

Hsing

|      |    |    |                 |    | 1              |       |   |                |            |       | 1  | ,  |    |      |    |    |    | 1  |    |    |   |
|------|----|----|-----------------|----|----------------|-------|---|----------------|------------|-------|----|----|----|------|----|----|----|----|----|----|---|
| WB   |    |    |                 | 1  |                |       | T |                |            | $T_3$ | T, |    |    | 15   |    |    |    |    | Π  |    |   |
| bo   |    |    | $\Gamma$        |    |                | $T_2$ |   |                | $\Gamma_3$ | L     |    |    | T5 |      |    |    |    |    |    |    |   |
| OF   |    | 1  | -               | -  | T <sub>2</sub> |       |   | $\mathbb{T}^3$ | Ty         |       |    | 15 |    |      |    |    |    |    |    | T  |   |
| ID   | Ti | T2 | $\mathcal{I}_3$ | T  | L              |       | , |                |            |       |    |    |    |      |    |    |    | T  |    |    |   |
| IF I | T  | L3 | L               | Ts |                |       |   |                |            |       |    |    |    |      |    |    |    |    |    |    |   |
|      | 2  | 3  | 4               | 5  | 6              | 7     | 8 | 9              | 10         | 11    | 12 | 13 | 14 | (15) | 16 | 17 | 13 | 19 | 20 | 21 | 2 |

|      |    | ,                           |              |   |   |                   |    | 1 |    |    |    |    |    |    |    |    |    |    |    |    |    |
|------|----|-----------------------------|--------------|---|---|-------------------|----|---|----|----|----|----|----|----|----|----|----|----|----|----|----|
| WB   |    |                             |              | 1 |   |                   | 52 |   |    |    |    |    |    |    |    |    |    |    |    |    |    |
| bo   |    |                             | $\mathbf{T}$ |   |   | $\mathcal{I}_{2}$ |    |   |    |    |    |    |    |    |    |    |    |    |    |    |    |
| OF   |    | $\mathfrak{T}_{\mathbf{i}}$ | 12           | T | L |                   |    |   |    |    |    |    |    |    |    |    |    |    |    |    |    |
| ID   | Ti | $\mathcal{I}_{2}$           | E V          |   | ~ |                   | ,  |   |    |    |    |    |    |    |    |    |    |    |    |    |    |
| IF I | L  |                             |              |   |   |                   |    |   |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 1    | 2  | 3                           | 4            | 5 | 6 | 7                 | 8  | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 13 | 19 | 20 | 21 | 22 |

# NAT



Anti) => Register
Renaming.

Which of the following are NOT true in a pipelined processor?

- 1. Bypassing can handle all RAW hazards. → Folige [Local & Store (MA Stoge)]
- 2. Register renaming can eliminate all register carried WAR hazards.

A 1 only

B 2 only

D None of these

C 1 and 2 Both

#### NAT





An instruction pipeline has five stages, namely, instruction fetch (IF), instruction decode and register fetch (ID/RF), instruction execution (EX), memory access (MEM), and register write back (WB) with stage latencies 1 ns, 2.2 ns, 2ns, 1 ns, and 0.75 ns, respectively (ns stands for nanoseconds). To gain in terms of frequency, the designers have decided to split the ID/RF stage into three stages (ID, RF1, RF2) each of latency 2.2/3 ns. Also, the EX stage is split into two stages (EX1, EX2) each of latency 1 ns. The new design has a total of eight pipeline stages. A program has 20% branch instructions which execute in the EX stage and produce the next instruction pointer at the end of the EX stage in the old design and at the end of the EX2 stage in the new design. The IF stage stalls after fetching a branch instruction until the next instruction pointer is computed. All instructions other than the branch instruction have an average CPI of one in both the designs. The execution times of this program on the old and the new design are P and Q nanoseconds, respectively. The value of P/Q is \_\_\_\_.



Consider a Pipelined processor Operating at 2.5GHZ. Pipeline have <u>6-segment</u> pipeline, IF, ID, EX1, EX2, MA, and WB. The branch is resolved at the <u>end of 3<sup>rd</sup> cycle</u> for unconditional <u>branches</u> and at the end of 4<sup>th</sup> cycle for conditional <u>branches</u>. Assume 30% of all instructions are conditional <u>branches out of which 60% are taken</u> and 5% are unconditional <u>branches or procedure calls</u>. Assume that only the <u>branches instructions result in stall</u>, then <u>what is Average instruction Execution time of this processor? (in Second)</u>

Uncondition 
$$\Rightarrow$$
 Stall =  $3-1=2$ .  
Conditional =  $4-1=3$ 



Any Dust  $ET = (1 + \#Stable) frust^n) \times Cycle hime.$   $\Rightarrow (1 + 0.64) \times 0.4 \text{ MSC}$ 

> 1.64x 0.4 nsec

7 0.656 Mec

## NAT



Consider a non-pipelined processor operating at 4 GHz. It takes 7 clock cycles to complete an instruction. You are going to make a 6-stage pipeline out of this processor. Overheads associated with pipelining force you to operate the pipelined processor at 2 GHz. In a given program, assume that 30% are memory instructions, 60% are ALU instructions and the rest are branch instructions. 5% of the memory instructions cause stalls of 50 clock cycles each due to cache misses and 50% of the branch instructions cause stalls of 2 cycles each. Assume that there are no stalls associated with the execution of ALU instructions. For this program, the speedup achieved by the pipelined processor over the non-pipelined processor (round off to 2 decimal places) is \_\_\_\_\_

100/ Branch. ALU 101. (60-) ostally. 501 25fall cycle







Consider a pipeline which is operating with a 1.8 GHz frequency contain 8 stages. Pipeline allow overlapping of all the instruction except branch instruction. Processor stop fetching of a sequential instruction after the branch instruction until the outcome is known. All the instruction output is available at the end of execution [Last Stage]. Program contain 40% branch instruction, among them 60% are conditional branch in which 40% instruction does not satisfy the condition (when condition is false) then the following instruction are overlapped then what is the average instruction execution time (in nano seconds) \_\_\_\_\_? (upto 2 decimal point)

B.P = 8-1=7 Stalls #Stalls|Inst = .Goxo + .40x.40x7 + .40x.60x.40x0+ .40x.60x.40x0+

#Stalls Inst ~ 2.128.

Aug Int ET = (1+ #stall) Ind") X Cycle time => (1+ 2:128) X 1.8 - 1.73 rgce.



601





The width of the physical address on a machine is 32 bits, 4 way set associative cache each block hold 2k byte (2 kilo byte) & having word of size 4 bytes. There are 512 blocks in the cache. Initially cache is empty then how many data words are brough into the cache is \_\_\_\_\_\_.



If a 4-way set associative cache is made up of 64 bit words. 8 words per line and 8192 sets. What is the size of cache memory (in MB(Mega Bytes) byte)\_\_\_\_



# 2 mins Summary









Topic Pipeline

Topic

**Pipeline Hazards** 



# THANK - YOU